![]() |
个人信息Personal Information
教授 博士生导师
性别:男
毕业院校:电子科技大学
学历:博士研究生毕业
学位:工学博士学位
在职信息:在职人员
所在单位:集成电路科学与工程学院(示范性微电子学院)
办公地点:国创A419
扫描关注
Jing Li, Xin Ye, Jian Luo, et.al, A Full-band Timing Mismatch Calibration Technique in Time-Interleaved ADCs,Journal of Circuits, Systems, and Computers,28(6),pp 1950092-(1-14),2019.06.
点击次数:
是否译文:否
上一条:Jing Li, Zhao Chen, Mingliang Tan, et.al, A 1.54mW/Element 150μm-Pitch-Matched Receiver ASIC with Element-Level SAR/Shared-Single-Slope Hybrid ADCs for Miniature 3D Ultrasound Probes,2019 Symposium on VLSI Circuits,2019.06.
下一条:Jian Luo, Jing Li, et.al, A Low Voltage 10-bit Non-binary 2bpercycle Time and Voltage Based SAR ADC,IEEE International Symposium on Circuits and Systems(ISCAS),2019.05.